# **CMOS VLSI Design**

Digital Design

### **Series and Parallel**

- nMOS: 1 = ON
- $\square$  pMOS: 0 = ON
- □ Series: both must be ON
- ☐ Parallel: either can be ON

# **Conduction Complement**

- Complementary CMOS gates always produce 0 or 1
- Ex: NAND gate
  - Series nMOS: Y=0 when both inputs are 1
  - Thus Y=1 when either input is 0
  - Requires parallel pMOS



- ☐ Rule of Conduction Complements
  - Pull-up network is complement of pull-down
  - Parallel -> series, series -> parallel

### **Compound Gates**

- Compound gates can do any inverting function
- $\Box$  Ex: Y = (A.B + C.D)'

$$A \multimap \square \triangleright B C \multimap \square \triangleright D \longrightarrow A \multimap \square \triangleright B$$
(c) (d)





# **Example:**

$$\Box Y = ((A+B+C).D)'$$

### **Example:**

$$\Box$$
 Y = ((A+B+C).D)'



**Circuits and Layout** 

**CMOS VLSI** 

## **CMOS Gate Design**

- ☐ Activity:
  - Sketch a 3-input CMOS NAND gate



## **CMOS Gate Design**

- ☐ Activity:
  - Sketch a 4-input CMOS NOR gate



# Example: A+(BC)



- Realization of More Complicated Gate Circuits
  - ▶ a) Y = A(B+C)
    - Transistor Level
      - It need only 6 transistors



#### Constructing Complex Gates

Example: 
$$F = \overline{(A \cdot B) + (C \cdot D)}$$

- **②** Construct P-network by taking complement of N-expression (AB + CD), which gives the expression,  $(\overline{A} + \overline{B}) \cdot (\overline{C} + \overline{D})$
- Combine P and N circuits





#### **Example of Compound Gate**

 $F = \overline{(A + B + C) \cdot D)}$ 

Note:

N- and P- graphs are duals of each other

In this case, the function is the complement of the switching function between F and GND

Question: Does it make any difference to the function if the transistor with input D is connected between the parallel A, B, C, transistors and GND?

What about the electrical behavior?



#### Example of More Complex Gate





# **Complementary CMOS**

- □ Complementary CMOS logic gates
  - nMOS pull-down network
  - pMOS pull-up network
  - a.k.a. static CMOS





## **Stick Diagrams**

- ☐ Stick diagrams help plan layout quickly
  - Need not be to scale
  - Draw with color pencils or dry-erase markers



### Pseudo-nMOS

- ☐ In the old days, nMOS processes had no pMOS
  - Instead, use pull-up transistor that is always ON
- In CMOS, use a pMOS that is always ON
  - Ratio issue

Make pMOS about ¼ effective strength of

pulldown network





# **Dynamic Logic**

- □ Dynamic gates uses a clocked pMOS pullup
- ☐ Two modes: *precharge* and *evaluate*







# Sequencing

- ☐ Combinational logic
  - output depends on current inputs
- Sequential logic
  - output depends on current and previous inputs
  - Requires separating previous, current, future
  - Called state or tokens
  - Ex: FSM, pipeline



Finite State Machine

**Pipeline** 

### ROM Example

- ☐ 4-word x 6-bit ROM
  - Represented with dot diagram
  - Dots indicate 1's in ROM

A1 A0 pseudo-nMOS pullups

2:4 DEC

ROM Array

Word 0: **010101** 

Word 1: **011001** 

Word 2: 100101

Word 3: 101010



Looks like 6 4-input pseudo-nMOS NORs

### **PLAs**

- ☐ A *Programmable Logic Array* performs any function in sum-of-products form.
- ☐ *Literals*: inputs & complements
- □ Products / Minterms: AND of literals
- □ Outputs: OR of Minterms
- □ Example: Full Adder

$$s = a\overline{b}\overline{c} + \overline{a}b\overline{c} + \overline{a}\overline{b}c + abc$$
 
$$c_{\text{out}} = ab + bc + ac$$



# **PLA Schematic & Layout**



